

# 05 – Memory-Mapped I/O

**CS1022 – Introduction to Computing II** 

**Dr Jonathan Dukes** / jdukes@scss.tcd.ie School of Computer Science and Statistics





### **Memory Bus**



A[31:0] address register PC incrementer register bank (R0 ... R15) instruction decode and multiplier control logic barrel shifter ALU data out register data in register data bus D[31:0]

control

address bus

Steve Furber, "ARM System-on-Chip Architecture", 2nd edition, Addison Wesley Professional, 2000.

| address    | memory                      | address   | memory           |
|------------|-----------------------------|-----------|------------------|
| 0xffffffff |                             | 0xffffff  | Memory Device #3 |
|            |                             |           | No Device        |
|            | Physical<br>Memory<br>Space |           | Memory Device #2 |
|            |                             |           | No Device        |
| 0x00000000 |                             | 0x0000000 | Memory Device #I |

### NXP LPC2468

#### LPC2468 Development Board

On-Chip Flash (Read-Only) Memory (512KB)

On-Chip RAM (64KB + 16KB for Ethernet + 16KB = 96KB)

Off-Chip RAM (32MB)

4GB address space (32 bit addresses)

Each memory device is mapped into a region of the address space

Memory accesses (loads/stores) are directed to the device that is mapped into the LDR/STR effective address

| address      | memory                    |
|--------------|---------------------------|
| 0xFFFFFFF    | • • •                     |
| 0xA1FFFFFF   | External SDRAM<br>32MB    |
| 0xA0000000   | • • •                     |
| 0x81FFFFFF   | External NAND Flash       |
| 0x81000000   |                           |
| 0x80FFFFFF   | External NOR Flash<br>4MB |
| 0x80000000   | • • •                     |
| 0×7FE03FFF   | Internal SRAM             |
| 011/12/01/11 | Ethernet                  |
| 0x7FE00000   | (16KB)                    |
|              | • • •                     |
| 0x7FD03FFF   | Internal SRAM             |
|              | USB                       |
| 0x7FD00000   | (16KB)                    |
|              | • • •                     |
| 0x4000FFFF   | Internal                  |
|              | SRAM                      |
| 0x4000000    | (64KB)                    |
|              | • • •                     |
| 0x0007FFFF   |                           |
|              | Internal                  |
|              | Flash                     |
|              | Memory<br>(512KB)         |
| 0x00000000   | (312KB)                   |

#### 512KB Internal Flash Memory

 $512KB = 524288 \text{ bytes} = 2^{19} \text{ bytes}$ 

Address range:  $0 \dots 524287_{10} = 0x00000 \dots 0x7FFFF$ 

Device requires 19-bit addresses – A[18:0]

#### Choose address 0x00000000 as device base address

Mapped into processor address space 0x00000000 ... 0x0007FFFF

All addresses with the binary prefix 00000000000 map to this device

Similarly for Internal SRAM, External SDRAM, ...

#### 64KB Internal SRAM

```
64KB = 65536 \text{ bytes} = 2^{16} \text{ bytes}
```

Address range:  $0 \dots 65535_{10} = 0x0000 \dots 0xFFFF$ 

Device requires 16-bit addresses – A[15:0]

#### Choose address 0x40000000 as device base address

Mapped into processor address space 0x40000000 ... 0x4000FFFF

All addresses with the binary prefix 01000000000000 map to this device

Four TIMER peripherals: TIMER0/1/2/3

Integrated on the LPC2468 micro controller

But distinct from the ARM7TDMI microprocessor, Flash Memory and RAM

#### Measure accurate real-time intervals

Implement real-time delays by matching current *Timer Counter* against software controlled *Match Registers* (timer-like behaviour)

Capture *Timer Counter* on hardware signal or software event (stopwatch-like behaviour)

Control behaviour by storing values in TIMERx registers (STR)

Read TIMER state or *Timer Counter* by loading from TIMERx registers (LDR)

see LPC2468 User Manual, Chapter 24

| +0x70 | Count Control Register |
|-------|------------------------|
|       | • • •                  |
| +0x24 | Match Register 3       |
| +0x20 | Match Register 2       |
| +0x1C | Match Register 1       |
| +0x18 | Match Register 0       |
| +0x14 | Match Control Register |
| +0x10 | Prescale Counter       |
| +0x0C | Prescale Register      |
| +0x08 | Timer Counter          |
| +0x04 | Timer Control Register |
| +0x00 | Interrupt Register     |





Memorymapped Peripherals

| address                  | memory                                 |
|--------------------------|----------------------------------------|
| 0xFFFFFFF                | • • •                                  |
| 0xE0008000<br>0xE0007FFF |                                        |
|                          | TIMER0                                 |
| 0xE0004000               |                                        |
| 0x4000FFFF               | • • • Internal                         |
|                          | SRAM                                   |
| 0x40000000               | (64KB)                                 |
| 0x0007FFFF<br>0x00000000 | Internal<br>Flash<br>Memory<br>(512KB) |
| 0,000000000              |                                        |

| 0xE0004070 | Count Control Register |
|------------|------------------------|
|            | • • •                  |
| 0xE0004024 | Match Register 3       |
| 0xE0004020 | Match Register 2       |
| 0xE000401C | Match Register 1       |
| 0xE0004018 | Match Register 0       |
| 0xE0004014 | Match Control Register |
| 0xE0004010 | Prescale Counter       |
| 0xE000400C | Prescale Register      |
| 0xE0004008 | Timer Counter          |
| 0xE0004004 | Timer Control Register |
| 0xE0004000 | Interrupt Register     |

```
; Start TIMERO using the Timer Control Register
; Set bit 0 of TCR (0xE0004004) to enable the timer
LDR R4, =0xE0004004
LDR R5, =0x01
STRB R5, [R4]
```

### Example: Use TIMER0 to wait 5 seconds



Design and write an ARM Assembly Language program that will cause an LED to blink on and off repeatedly

"Blinky"





see LPC2468 OEM Base Board Schematic

Many external LPC2468 pins have multiple uses

#### Functionality of a pin is configured ...

by software, at runtime

using the Pin Connect Block peripheral

specifically, the **PINSELx** memory mapped register

#### PINSELx defines pin function

Each 32-bit register controls 16 pins (2 bits to select one of  $2^2 = 4$  possible functions for each physical pin)

Table 135. LPC2420/60/68/70/78 pin function select register 4 (PINSEL4 - address 0xE002 C010) bit description

| PINSEL4 | Pin<br>name | Function when 00 | Function when 01 | Function when 10 | Function when 11 | Reset value |
|---------|-------------|------------------|------------------|------------------|------------------|-------------|
|         |             |                  |                  |                  | - L J            |             |
| 21:20   | P2[10]      | GPIO Port 2.10   | EINT0            | Reserved         | Reserved         | 00          |
| 00.00   | D0[44]      | ODIO Dart 2 44   | CINITA /         | MACIDAT4         | DOTY OLK         | ^^          |



LPC2468 User Manual Chapter 9: LPC24xx Pin Connect

Table 135. LPC2420/60/68/70/78 pin function select register 4 (PINSEL4 - address 0xE002 C010) bit description

|         |             | ,                |                                                            |                  |                                               |             |
|---------|-------------|------------------|------------------------------------------------------------|------------------|-----------------------------------------------|-------------|
| PINSEL4 | Pin<br>name | Function when 00 | Function when 01                                           | Function when 10 | Function when 11                              | Reset value |
| 1:0     | P2[0]       | GPIO Port 2.0    | PWM1[1]                                                    | TXD1             | TRACECLK[1]/<br>LCDPWR                        | 00          |
| 3:2     | P2[1]       | GPIO Port 2.1    | PWM1[2]                                                    | RXD1             | PIPESTAT0[1]/<br>LCDLE                        | 00          |
| 5:4     | P2[2]       | GPIO Port 2.2    | PWM1[3]                                                    | CTS1             | PIPESTAT1 <sup>11</sup> /<br>LCDDCLK          | 00          |
| 7:6     | P2[3]       | GPIO Port 2.3    | PWM1[4]                                                    | DCD1             | PIPESTAT2[1]/<br>LCDFP                        | 00          |
| 9:8     | P2[4]       | GPIO Port 2.4    | PWM1[5]                                                    | DSR1             | TRACESYNC <sup>11</sup> /<br>LCDENAB/<br>LCDM | 00          |
| 11:10   | P2[5]       | GPIO Port 2.5    | PWM1[6]                                                    | DTR1             | TRACEPKT0 <sup>11</sup> /<br>LCDLP            | 00          |
| 13:12   | P2[6]       | GPIO Port 2.6    | PCAP1[0]                                                   | RI1              | TRACEPKT1[1]/<br>LCDVD[0]/<br>LCDVD[4]        | 00          |
| 15:14   | P2[7]       | GPIO Port 2.7    | RD2                                                        | RTS1             | TRACEPKT2[1]/<br>LCDVD[1]/<br>LCDVD[5]        | 00          |
| 17:16   | P2[8]       | GPIO Port 2.8    | TD2                                                        | TXD2             | TRACEPKT3[1]/<br>LCDVD[2]/<br>LCDVD[6]        | 00          |
| 19:18   | P2[9]       | GPIO Port 2.9    | USB_CONN<br>ECT1                                           | RXD2             | EXTINO[1]/<br>LCDVD[3]/<br>LCDVD[7]           | 00          |
| 21:20   | P2[10]      | GPIO Port 2.10   | EINT0                                                      |                  |                                               |             |
| 23:22   | P2[11]      | GPIO Port 2.11   | EINT1/<br>LCDCLKIN                                         | MCIDAT1          | I2STX_CLK                                     | 00          |
| 25:24   | P2[12]      | GPIO Port 2.12   | EINT2/<br>LCDVD[4]/<br>LCDVD[3]/<br>LCDVD[8]/<br>LCDVD[18] | MCIDAT2          | I2STX_WS                                      | 00          |
| 27:26   | P2[13]      | GPIO Port 2.13   | EINT3/<br>LCDVD[5]/<br>LCDVD[9]/<br>LCDVD[19]              | MCIDAT3          | I2STX_SDA                                     | 00          |
|         |             | ODIO D 1011      | CS2                                                        | C A DOIOI        | CDA4                                          | 00          |
| 29:28   | P2[14]      | GPIO Port 2.14   | US2                                                        | CAP2[0]          | SDA1                                          | 00          |

LPC2468 User Manual Chapter 9: LPC24xx Pin Connect

From the schematic, we know we are looking for pin P2[10]. This pin has two functions: GPIO or EINT (external interrupt). We want to use the pin for GPIO so we need to set bits 21:20 to 00.

Notatíon: bíts 21:20 means bíts 20 and 21. SImílarly, 19:0 means bíts 0 ... 19. Need to set bits 21:20 to 00<sub>2</sub> to enable GPIO functionality for pin P2[10]

IMPORTANT! Need to leave the other 30 bits (31:22 and 19:0) of PINSEL4 unmodified

Use a *Read-Modify-Write* operation to set register value

RMW is a common operation when interfacing with peripherals

(RMW is also an expensive operation as it requires two memory operations!)

PINSEL4 address – 0xE002C010 (from LPC2468 User Manual)

```
; Enable P2.10 for GPIO

LDR R5, =0xE002C010 ; Address of PINSEL4

LDR R6, [R5] ; Read current PINSEL4 value

BIC R6, #(0x3 << 20) ; Modify to clear bits 21:20

STR R6, [R5] ; Write new PINSEL4 value
```

GPIO pins can be either inputs or outputs

Controlling LED requires configuration of P2.10 as output

GPIO configured and controlled by GPIO peripheral

Direction (I/O) set using **FIOxDIRy** register

User Manual tells us we need to use FIO2DIR1 to configure P2.10

Set bit 2 of FIO2DIR1 to 1 to configure P2.10 for output

```
; Set P2.10 for output

LDR R5, =0x3FFFC041 ; Address of FIO2DIR1

LDRB R6, [R5] ; Read FIO2DIR1

ORR R6, #(0x1 << 2) ; Modify bit 2 to value 1 to configure output

STRB R6, [R5] ; Write FIO2DIR1
```

Set output value (0/1) using bit 2 of FIO2PIN1 register

Must not change other bits of FIO2PIN1

Read, Modify, Write again

test if LED is on or off [READ]

if it is off then turn it on, if it is on then turn it off [MODIFY]

output new value [WRITE]

Delay implemented using TIMER0

# Blinky

```
; TIMERO registers
T0TCR
        EQU
               0xE0004004
        EQU
T0MR0
               0xE0004018
        EQU
               0xE0004014
T0MCR
; Pin Control Block registers
PINSEL4 EOU
               0xE002C010
; GPIO registers
FIO2DIR1 EQU
               0x3FFFC041
FIO2PIN1 EQU
              0x3FFFC055
        ; Enable P2.10 for GPIO
               R5, =PINSEL4; load address of PINSEL4
        LDR
              R6, [R5] ; read current PINSEL4 value
        LDR
               R6, \#(0x3 << 20); modify bits 20 and 21 to 00
        BIC
               R6, [R5] ; write new PINSEL4 value
        STR
        ; Set P2.10 for output
               R5, =FIO2DIR1; load address of FIO2DIR1
        LDR
               R6, [R5]
                         ; read current FIO2DIR1 value
        LDRB
               R6, #(0x1 << 2); modify bit 2 to 1 for output, leaving other bits unmodified
        ORR
                               ; write new FIO2DIR1
        STRB
               R6, [R5]
```

```
; Set match register for 5 secs using Match Register
    Assuming a 1Mhz clock input to TIMERO, set MR
    MR0 (0xE0004018) to 5,000,000
       R4, =T0MR0
LDR
       R5, =5000000
LDR
STR
       R5, [R4]
; Stop on match using Match Control Register
    Set bit 2 of MCR (0xE0004014) to 1 to stop the counter after
    match (5 secs)
       R4, =TOMCR
LDR
       R5, =0x04
LDR
STRH
       R5, [R4]
```

# Blinky (continued)

```
whBlink
         ; Reset TIMERO using Timer Control Register
            Set bit 0 of TCR to 0 to stop TIMER
             Set bit 1 of TCR to 1 to reset TIMER
         LDR
                R5, =T0TCR
               R6, =0x2
         LDR
                R6, [R5]
         STRB
         ; Start TIMERO using the Timer Control Register
            Set bit 0 of TCR to enable the timer
         LDR
                R4, =TOTCR
                R5, =0x01
         LDR
         STRB
                R5, [R4]
         ; Keep testing TCR until the timer has stopped
whWait
                R5, [R4]
         LDRB
                R5, #1
         TST
                whWait
         BNE
         : Timer finished ... invert the LED
            Another Read-Modify-Write operation!!
```

# Blinky (continued)

```
; read current P2.10 output value
          0 or 1 in bit 2 of FIO2PIN1
       LDR R4, =0x04; setup bit mask for P2.10 bit in FIO2PIN1
            R5, =FIO2PIN1; load address of FIO2PIN1
       LDR
       LDRB
            R6, [R5]; read FIO2PIN1
       ; modify P2.10 output (leaving other pin outputs controlled by
          FIO2PIN1 with their original value)
       TST
            R6, R4
                            ; if (bit 2 is zero)
            els0ff
       BNE
            R6, R6, R4
                            ; set bit 2 (turn LED off)
       ORR
             endIf
       В
els0ff
                            ; else {
                              clear bit 2 (turn LED on)
       BIC
             R6, R6, R4
endIf
       ; write new FIO2PIN1 value
            R6, [R5]
       STRB
       ; repeat forever
             whBlink
       В
```

Design and write an ARM Assembly Language program that will count the number of times the pushbutton connected to pin P2.10 is pressed





see LPC2468 OEM Base Board Schematic

# **Polling**

```
; Pin Control Block registers
PINSEL4
                 EOU
                                  0xE002C010
; GPIO registers
FIO2DIR1 EQU
                 0x3FFFC041
FIO2PIN1 EQU
                 0x3FFFC055
                 RESET, CODE, READONLY
         AREA
         ENTRY
         ; Enable P2.10 for GPIO
                 R4, =PINSEL4 ; load address of PINSEL4
         LDR
                R5, [R4]
                            ; read current PINSEL4 value
         LDR
                 R5, \#(0x3 << 20); modify bits 20 and 21 to 00
         BIC
         STR
                 R5, [R4]
                                  ; write new PINSEL4 value
         ; Set P2.10 for input
                R4, =FIO2DIR1
                                 ; load address of FIO2DIR1
         LDR
                 R5, [R4]
                                  ; read current FIO2DIR1 value
         LDRB
                 R5, #(0x1 << 2); modify bit 2 to 0 for input, leaving other bits unmodified
         BIC
                 R5, [R4]
                                  ; write new FIO2DIR1
         STRB
                 R4, =FIO2PIN1
                                  ; load address of FIO2PIN1
         LDR
                 R7, #0
         VOM
                                  ; count = 0
```

# Polling (continued)

```
whRepeat
                           ; while (forever) {
            R6, [R4]; lastState = FIO2DIR1 & 0x4
      LDRB
            R6, R6, #0x4
      AND
       ; keep testing pin state until it changes
whPoll
                               do {
            R5, [R4]
                                currentState = FIO2DIR1 & 0x4
      LDRB
      AND
            R5, R5, #0x4
       CMP
            R5, R6
            whPoll
                               } while (currentState == lastState)
      BEQ
       ; pin state has changed ... but has it changed to 0?
            R5, #0
                               if (currentState == 0) {
       CMP
       BNE
            eIf
            R7, R7, #1;
      ADD
                                tmp++
eIf
      В
            whRepeat
                          ; }
```